### **Ultralow-Power Temperature-Insensitive Current Reference Circuit**

<u>Tetsuya HIROSE</u>, Toshimasa MATSUOKA<sup>+</sup>, Kenji TANIGUCHI<sup>+</sup>, Tetsuya ASAI, Yoshihito AMEMIYA Department of Electrical Engineering, Hokkaido University, Kita 14, Nishi 9, Kita-ku, Sapporo, Hokkaido, Japan, hirose@sapiens-ei.eng.hokudai.ac.jp <sup>+</sup>Department of Electronics and Information Systems, Osaka University, 2-1, Yamada-oka, Suita, Osaka, Japan.

### Summary

One of the promising areas of research in microelectronics is the development of ultralow-power smart sensor LSIs that operate in the subthreshold region. To step toward these ultralow-power subthreshold CMOS-LSIs, we first need to develop a constant current reference circuit that can operate with ultralowpower dissipation. Using this reference circuit, we can construct pre- and post- signal processing circuits with ultralow-power dissipation for the smart sensors. In this work, an ultralow-power constant current reference circuit with low temperature dependence is proposed. This circuit consists of a constant-current subcircuit and a bias-voltage subcircuit, and it compensates for the temperature characteristics of mobility ( $\mu$ ), thermal voltage ( $V_T = k_B T/q$ ), and threshold voltage ( $V_{TH}$ ) in such a way that the reference current has small temperature dependence. As an example in the design of setting the output reference current at 100 nA, a SPICE simulation demonstrated that total power dissipation is 1.1  $\mu$ W and the variation in the reference current can be kept very small within ±4% in a wide temperature range from -20 to 100 °C.

# **Circuit configuration**

The current reference circuit we propose consists of a constant-current subcircuit and a bias-voltage subcircuit. The latter supplies a bias voltage to the former. Figure 1 shows the constant-current subcircuit. It is based on the basic  $\beta$ -multiplier self biasing circuit and uses a MOS resistor instead of a passive resistor. We operate all MOSFETs in the subthreshold region except for the MOS resistor in the strong-inversion and triode region. The current flowing in this circuit is determined by the ratio of  $M_A$  and  $M_B$  and the resistance of the MOS resistor. Temperature coefficient (TC) of the current can be expressed by the temperature dependence of the mobility, thermal voltage, and threshold voltage. Figure 2, where a TC reported by other group<sup>1</sup> is also plotted, shows that it can be made small value and set to zero at room temperature by adjusting  $V_B$  to an appropriate value. Buck et.al. proposed a CMOS reference circuit without resistors<sup>2</sup>. Their circuit is modified in order to operate in the subthreshold region and generate a fixed bias-voltage for the current subcircuit. Figure 3 shows the entire configuration of the circuit. To ensure the same current flowing in  $M_A$  and  $M_B$ , the source-coupled amplifier is used to hold the same drain voltages  $V_A$  and  $V_B$  of the transistors  $M_{P1}$  and  $M_{P2}$ . To use the source-coupled amplifier, we adapt a cascade configuration of nMOSFETs in the constant-current subcircuit.

#### **Results**

Figure 4 shows the simulated results for the current as a function of temperature. In this simulation the ratio of  $K_B/K_A$  was set to 1.06. The reference current and total power dissipation is 97.7 nA and 1.1  $\mu$ W, respectively, at the room temperature. The variation in the reference current and the bias-voltage can be suppressed within ±4 % and ±1 %, respectively, in the temperature range from -20 to 100 °C. Figure 5 shows the simulated reference current and bias-voltage as a function of the supply voltage. The circuit can operate at a low power supply voltage of 1.2 V. The variation in the current and the bias voltage can be suppressed within ±4 % and ±1 %, respectively, in the supply voltage range from 1.2 to 3 V. Table 1 summarizes the performance of this current reference.

<sup>&</sup>lt;sup>1</sup> Henri J. Oguey, and Daniel Aebischer, "CMOS Current Reference Without Resistance", *IEEE J. Solid-State Circuits*, Vol.32, No.7, pp. 1132-1135, Jul. 1997.

<sup>&</sup>lt;sup>2</sup> Arne E. Buck, Charles L. McDonald, Stephen H. Lewis, and T.R. Viswanathan, "A CMOS Bandgap Reference Without Resistors", *IEEE J. Solid-State Circuits*, vol. 37, No.1, pp.81-83, Jan., 2002.

# **Figures**









Fig. 3: Current reference circuit consisting of bias voltage subcircuit and constant current subcircuit.



Fig. 4: Simulated output reference current and bias voltage as a function of temperature.



Fig. 5: Simulated output current and bias-voltage as a function of supply voltage.

Tab. 1: Performance summary.

| Technology               | 0.25um, 1P5M CMOS                             |
|--------------------------|-----------------------------------------------|
| V <sub>DD</sub>          | 1.5 V                                         |
| I <sub>REF</sub>         | 97.7 nA (T = 25 °C)                           |
| V <sub>REF</sub>         | 727 mV (T = 25 °C)                            |
| Power                    | $1.1 \mu W (T = 25 ^{\circ}C)$                |
| $\Delta I_{REF}/I_{REF}$ | ±4 % (T = -20~100 °C)                         |
|                          | $\pm 0.60 \% (V_{DD} = 1.2 \sim 3 \text{ V})$ |
| $\Delta V_{REF}/V_{REF}$ | ±1 % (T = -20~100 °C)                         |
|                          | $\pm 0.19$ % (V <sub>DD</sub> = 1.2~3 V)      |